| Dashboard / Course                                     | s / Winter 2021-22 / BTech Semester 4 / CS268 / CS-268 II 15% Mid Term Online Test II 09-04-2022                         |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| / CS-268 II 15% Mid                                    | d Term Online Test II 09-04-2022                                                                                         |
|                                                        |                                                                                                                          |
| Started on                                             | Saturday, 9 April 2022, 11:00 AM                                                                                         |
| State                                                  | Finished                                                                                                                 |
| Completed on                                           | Saturday, 9 April 2022, 11:48 AM                                                                                         |
| Time taken                                             | 48 mins 9 secs                                                                                                           |
| Marks                                                  | 26.00/35.00                                                                                                              |
| Grade                                                  | <b>7.43</b> out of 10.00 ( <b>74</b> %)                                                                                  |
| Question 1                                             |                                                                                                                          |
| Complete                                               |                                                                                                                          |
| Mark 0.00 out of 1.00                                  |                                                                                                                          |
| In 2 bit ripple carr<br>required time for a<br>a. 60ns | y adder, used XOR, AND, and OR gates propagation delay are 15ns, 10ns and 5ns, respectively. What is the a valid answer? |
| O b. <b>50ns</b>                                       |                                                                                                                          |
| O c. <b>70ns</b>                                       |                                                                                                                          |
| d. 30ns                                                |                                                                                                                          |
|                                                        |                                                                                                                          |
| Question <b>2</b> Complete Mark 1.00 out of 1.00       |                                                                                                                          |
|                                                        |                                                                                                                          |
| For the Stages of D  a. Add 20 to va                   | atapath and control( Execution sequence) for instruction MOV 20(R1),R2. Select the correct option?                       |
| 0 d. / ldd 20 to vo                                    |                                                                                                                          |
| b. All of the me                                       | entioned                                                                                                                 |
| c. Decode to fi                                        | nd that it is an MOV instruction, then read registers R1 and R2                                                          |
| <ul><li>d. Fetch the ins</li></ul>                     | struction, and increment PC                                                                                              |
|                                                        |                                                                                                                          |

| Question <b>3</b>                                                                                                                                                                                                                                                                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Complete                                                                                                                                                                                                                                                                                            |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                               |
| Consider a ideal pipeline having 5 phases with duration 30, 10, 40, 10 and 30 ns. Given latch delay is 5 ns. What is the Non-pipeline execution time in ns?                                                                                                                                         |
| ○ a. 110                                                                                                                                                                                                                                                                                            |
| <ul><li>b. 120</li></ul>                                                                                                                                                                                                                                                                            |
| ○ c. 130                                                                                                                                                                                                                                                                                            |
| O d. 100                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                     |
| Question 4                                                                                                                                                                                                                                                                                          |
| Complete                                                                                                                                                                                                                                                                                            |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                               |
| Among ripple carry adder and carry look ahead, in which time delay is independent of a number of bits of operand.                                                                                                                                                                                   |
| O d. None                                                                                                                                                                                                                                                                                           |
| ○ b. Both                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                     |
| ○ b. <b>Both</b>                                                                                                                                                                                                                                                                                    |
| <ul><li>b. Both</li><li>c. Ripple carry adder</li></ul>                                                                                                                                                                                                                                             |
| <ul><li>b. Both</li><li>c. Ripple carry adder</li></ul>                                                                                                                                                                                                                                             |
| <ul> <li>b. Both</li> <li>c. Ripple carry adder</li> <li>d. carry look ahead</li> </ul> Question 5                                                                                                                                                                                                  |
| <ul> <li>b. Both</li> <li>c. Ripple carry adder</li> <li>d. carry look ahead</li> </ul> Question 5 Complete                                                                                                                                                                                         |
| <ul> <li>b. Both</li> <li>c. Ripple carry adder</li> <li>d. carry look ahead</li> </ul> Question 5 Complete Mark 1.00 out of 1.00                                                                                                                                                                   |
| <ul> <li>b. Both</li> <li>c. Ripple carry adder</li> <li>d. carry look ahead</li> </ul> Question 5 Complete Mark 1.00 out of 1.00 What is the two times arithmetic shift right (ASR) of the binary stream 0 1 0 1 1 1 1 0 1?                                                                        |
| <ul> <li>b. Both</li> <li>c. Ripple carry adder</li> <li>d. carry look ahead</li> </ul> Question 5 Complete Mark 1.00 out of 1.00 What is the two times arithmetic shift right (ASR) of the binary stream 0 1 0 1 1 1 1 0 1? a. 0 0 0 1 0 1 1 1 1                                                   |
| <ul> <li>b. Both</li> <li>c. Ripple carry adder</li> <li>d. carry look ahead</li> </ul> Question 5 Complete Mark 1.00 out of 1.00 What is the two times arithmetic shift right (ASR) of the binary stream 0 1 0 1 1 1 1 0 1? <ul> <li>a. 0 0 0 1 0 1 1 1 1</li> <li>b. 0 1 0 1 1 1 1 0 1</li> </ul> |

| Question 6                                                         |  |
|--------------------------------------------------------------------|--|
| Complete                                                           |  |
| Mark 0.00 out of 1.00                                              |  |
|                                                                    |  |
|                                                                    |  |
| The role of sign extension hardware in data path architechture?    |  |
|                                                                    |  |
| a. All of the mentioned                                            |  |
| ○ b. To convert the 8 bit to 32 bit binary number                  |  |
| <b>,</b>                                                           |  |
| c. To convert the 16 bit to 32 bit binary number                   |  |
|                                                                    |  |
| <ul><li>d. To convert the 12 bit to 32 bit binary number</li></ul> |  |
|                                                                    |  |
|                                                                    |  |
| Question <b>7</b>                                                  |  |
| Complete                                                           |  |
| Mark 1.00 out of 1.00                                              |  |
|                                                                    |  |
|                                                                    |  |
| Code:                                                              |  |
| DIV.D F0,F2,F4                                                     |  |
| ADD.D F6,F0,F8                                                     |  |
| S.D F6,0(R1)                                                       |  |
|                                                                    |  |
| SUB.D F8,F10,F14                                                   |  |
| MUL.D F6,F10,F8                                                    |  |
|                                                                    |  |
| How many possible hazards are available in the given code?         |  |
|                                                                    |  |
|                                                                    |  |
|                                                                    |  |
| ○ a. 4                                                             |  |
|                                                                    |  |
| O b. 5                                                             |  |
| O c. 2                                                             |  |
|                                                                    |  |
| (a) d. 3                                                           |  |

| Question 8                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Complete                                                                                                                                                                                                                                                                                                                   |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                      |
| In 4 bit ripple carry adder, carry propagation delay is 10ns, and sum propagation delay is 20ns. What is the required time for a valid answer?                                                                                                                                                                             |
| <ul><li>a. 50ns</li><li>b. 40ns</li></ul>                                                                                                                                                                                                                                                                                  |
| ○ c. 30ns                                                                                                                                                                                                                                                                                                                  |
| ○ d. <b>20ns</b>                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                            |
| Question 9 Complete                                                                                                                                                                                                                                                                                                        |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                      |
| A four stage pipeline has the stage delays as 150, 120, 160 and 140 ns respectively. Registers are used between the stages and have a delay of 5 ns each. Assuming constant clocking rate, what is the total time (micro second) taken to process 1000 data items on the pipeline?  a. 165.1  b. 165.3  c. 165.4  d. 165.5 |
| Complete  Mark 0.00 out of 1.00                                                                                                                                                                                                                                                                                            |
| The 2bits ripple carry adder is made by 3 input XOR, OR and 2 input AND gate. All 3 input gates have a propagation delay of 5ns, and 2 input gates have a propagation delay of 1ns. What is the required time for a valid answer?  a. 13ns  b. 11ns  c. 10ns  d. 16ns                                                      |
|                                                                                                                                                                                                                                                                                                                            |

| Question 11                                                                                                   |
|---------------------------------------------------------------------------------------------------------------|
| Complete                                                                                                      |
| Mark 1.00 out of 1.00                                                                                         |
|                                                                                                               |
| The first and second address sent by the PC to the memory and their corresponding content will be stored into |
| a. Instruction register and PC register                                                                       |
| ○ b. Both into instruction register                                                                           |
| c. Instruction register and data register                                                                     |
| O d. None of the mentioned                                                                                    |
|                                                                                                               |
| Question 12                                                                                                   |
| Complete                                                                                                      |
| Mark 1.00 out of 1.00                                                                                         |
|                                                                                                               |
| Any condition that causes a processor to stall is called as                                                   |
| ○ a. Page fault                                                                                               |
|                                                                                                               |
|                                                                                                               |
| ○ b. Pipeline error                                                                                           |
| ⊚ c. Hazard                                                                                                   |
| ○ d. System error                                                                                             |
|                                                                                                               |
|                                                                                                               |
| Question 13 Complete                                                                                          |
| Mark 1.00 out of 1.00                                                                                         |
|                                                                                                               |
| Pipelining of a MIPS-like Processor, select the right option                                                  |
| a. All ALU operations are performed on register operands                                                      |
| b. Only instructions which access memory are load and store instructions                                      |
| c. All of the mentioned                                                                                       |
| d. Separate Instruction and data memory is required                                                           |
|                                                                                                               |

Question 14

Complete

Mark 1.00 out of 1.00

Consider the following data path of a CPU. The ALU, the bus and all the registers in the data path are of identical size. All operations including incrementation of the PC and the GPRs are to be carried out in the ALU. Two clock cycles are needed for memory read operation – the first one for loading address in the MAR and the next one for loading data from the memory bus into the MDR. The instruction "call Rn, sub" is a two word instruction. Assuming that PC is incremented during the fetch cycle of the first word of the instruction, its register transfer interpretation is

 $Rn \leftarrow PC + 1Rn \leftarrow PC + 1;$ 

 $PC \leftarrow M[PC]PC \leftarrow M[PC];$ 

How many minimum number of CPU clock cycles needed during the execution cycle of this instruction?



a. 2 cycle

Ob. 7 cycle

oc. 3 cycle

od. 5 cycle

Question 15

Complete

Mark 1.00 out of 1.00

In the MIPS architecture, data transfer takes place between?

a. All of the mentioned

b. Register to memory

c. Memory to register

d. Register to register

Question 16

Complete

Mark 1.00 out of 1.00

## For the figure given below, select the correct option?



- o a. I-type instruction can not be executed
- Ob. R-type instruction can not be executed
- oc. None of the mentioned
- d. J-type instruction can not be executed

Question 17

Complete

Mark 0.00 out of 1.00

## Which one is not the pipeline performance parameter?

- a. Speed up ratio
- b. Pipeline cycle time
- oc. Throughput
- O d. Pipeline overlapping factor

| Question 18                                                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Complete                                                                                                                                                                                         |
| Mark 0.00 out of 1.00                                                                                                                                                                            |
| Consider a pipeline having 4 phases with duration 10, 20, 30 and 40 ns. Given latch delay is 10 ns. The pipeline may produce wrong output data if the minimum clock cycle time (ns) is less than |
| ○ a. 40                                                                                                                                                                                          |
| O b. 30                                                                                                                                                                                          |
| © c. 20                                                                                                                                                                                          |
| O d. 10                                                                                                                                                                                          |
|                                                                                                                                                                                                  |
| Question 19 Complete                                                                                                                                                                             |
| Mark 1.00 out of 1.00                                                                                                                                                                            |
|                                                                                                                                                                                                  |
| How many types of pipelining exist?                                                                                                                                                              |
| a. 2                                                                                                                                                                                             |
| O b. 3                                                                                                                                                                                           |
| O c. 4                                                                                                                                                                                           |
| O d. 1                                                                                                                                                                                           |
|                                                                                                                                                                                                  |
| Question 20                                                                                                                                                                                      |
| Complete                                                                                                                                                                                         |
| Mark 1.00 out of 1.00                                                                                                                                                                            |
| The contention for the usage of a hardware device is called                                                                                                                                      |
| a. Control hazard                                                                                                                                                                                |
| ○ b. None of the Mentioned                                                                                                                                                                       |
| C. Structural hazard                                                                                                                                                                             |
|                                                                                                                                                                                                  |
| $\bigcirc$ d - $\bigcirc$ .                                                                                                                                                                      |
| Od. Data hazard                                                                                                                                                                                  |

| Question 21                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Complete  Mark 0.00 out of 1.00                                                                                                                                                                                                                                                                                                                                                                      |
| Mark 6.00 Oct of 1.00                                                                                                                                                                                                                                                                                                                                                                                |
| The features of the RISC processor ?                                                                                                                                                                                                                                                                                                                                                                 |
| a. Small number of addressing modes                                                                                                                                                                                                                                                                                                                                                                  |
| ○ b. Small number of the instructions                                                                                                                                                                                                                                                                                                                                                                |
| oc. Instruction execute in one or two clock cycle                                                                                                                                                                                                                                                                                                                                                    |
| d. All of the mentioned                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                      |
| Question 22                                                                                                                                                                                                                                                                                                                                                                                          |
| Complete  Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                      |
| Consider a pipeline having 4 phases with duration 60, 50, 90 and 80 ns. Given latch delay is 20 ns. What is Pipeline cycle time in ns.                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                      |
| a. 110                                                                                                                                                                                                                                                                                                                                                                                               |
| O b. None of the mentioned                                                                                                                                                                                                                                                                                                                                                                           |
| ○ c. 90                                                                                                                                                                                                                                                                                                                                                                                              |
| O d. 100                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                      |
| Question 23                                                                                                                                                                                                                                                                                                                                                                                          |
| Complete  Mark 100 page 5100                                                                                                                                                                                                                                                                                                                                                                         |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                                                                                                                                                                                |
| Consider the unpipelined machine with 10ns clock cycles. It uses four cycles for ALU operations and branches where as five cycles for memory operations. Assume that the relative frequencies of these operations are 40%,20% and 40% respectively. Let due to clock skew and set up pipelining, the machine adds 1 ns of overhead to the clock. What is the average instruction execution time(ns)? |
| ○ a. 32                                                                                                                                                                                                                                                                                                                                                                                              |
| O b. 42                                                                                                                                                                                                                                                                                                                                                                                              |
| c. None of the mentioned                                                                                                                                                                                                                                                                                                                                                                             |
| O d. 40                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                      |

|                                                                    | CO 250 II 10/0 IIII 10/III 10/III 10 0 1 2022. / Monipeliovell |
|--------------------------------------------------------------------|----------------------------------------------------------------|
| Question <b>24</b>                                                 |                                                                |
| Complete                                                           |                                                                |
| Mark 1.00 out of 1.00                                              |                                                                |
|                                                                    |                                                                |
| Which of the following is not a pipeline conflict?                 |                                                                |
| a. Timing variation                                                |                                                                |
| b. Load balancing                                                  |                                                                |
| oc. Data Dependency                                                |                                                                |
| Od. Branching                                                      |                                                                |
|                                                                    |                                                                |
| Question <b>25</b>                                                 |                                                                |
| Complete                                                           |                                                                |
| Mark 0.00 out of 1.00                                              |                                                                |
|                                                                    |                                                                |
| The full 32 bit target address is computed by con-                 | catenating?                                                    |
| <ul> <li>a. 26 bit immediate field of the jump instruct</li> </ul> | ion                                                            |
| ○ b. All of the mentioned                                          |                                                                |
| oc. Bits 00 in the lowest positions                                |                                                                |
| od. Upper 4 bits of PC+4                                           |                                                                |

Question **26** 

Complete

Mark 0.00 out of 1.00

For the figure given below, select the correct option



- a. PC = PC+0 for the first address
- b. All of the mentioned
- c. PC = PC+4 for the second address
- Od. Address will be the multiple fo 4

Question 27

Complete

Mark 1.00 out of 1.00

In which one of the following addressing modes, the content of the program counter is added to the address part of the instruction in order to obtain the effective address?

- igcup a. Indexed addressing mode
- b. Absolute addressing mode
- o. Register indirect addressing mode
- d. Register addressing mode

Question **28**Complete

Mark 1.00 out of 1.00

The figure given below is the example of?



- a. Branch control unit
- b. ALU control unit
- oc. RAW hazard control unit
- od. CPU Main control unit

Question 29

Complete

Mark 1.00 out of 1.00

Which one of the following about the MIPS rating of a computer is FALSE?

- a. MIPS rating of a processor is independent of the program is being executed.
- b. MIPS rating of computer depends on the computer being used
- c. None of the mentioned
- Od. MIPS rating of a computer can very based on which instruction of a processor are being considered

| Question 30 Complete                                                        |
|-----------------------------------------------------------------------------|
| Mark 1.00 out of 1.00                                                       |
| Out-of-order execution introduces the possibility of hazards                |
| a. RAW and RAR                                                              |
| ○ b. WAR and RAW                                                            |
|                                                                             |
| C. WAR and WAW                                                              |
|                                                                             |
| O. RAR and WAR                                                              |
|                                                                             |
|                                                                             |
| Question 31                                                                 |
| Complete  Mark 1.00 out of 1.00                                             |
|                                                                             |
| The processor speed has been increased over the last five decades due the ? |
| a. None of the mentioned                                                    |
| ○ b. Charl's law                                                            |
| <ul><li>c. Moore's Law</li><li>d. Krammar's Law</li></ul>                   |
| U. Maininai S Law                                                           |
|                                                                             |

| Question 32                                                                                                                                                                                                                                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Complete                                                                                                                                                                                                                                   |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                            |
| The two numbers given below are multiplied using Booth's algorithm.                                                                                                                                                                        |
| Multiplicand : 0101 1010 1110 1110                                                                                                                                                                                                         |
| Multiplier: 0111 0111 1011 1101                                                                                                                                                                                                            |
| How many additions/Subtractions are required for the multiplication of the above two numbers?                                                                                                                                              |
| a. 9 additions/Subtractions are required                                                                                                                                                                                                   |
| ○ b. 5 additions/Subtractions are required                                                                                                                                                                                                 |
| <ul><li>c. 8 additions/Subtractions are required</li></ul>                                                                                                                                                                                 |
| ○ d. None of the mentioned                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                            |
| Question 33                                                                                                                                                                                                                                |
| Complete  Mark 0.00 out of 1.00                                                                                                                                                                                                            |
| Walk 6.60 dat 61 1.60                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                            |
| Carry look adder is better than ripple carry adder because of                                                                                                                                                                              |
| a. Both                                                                                                                                                                                                                                    |
| ○ b. Complex architecture                                                                                                                                                                                                                  |
| ○ c. Less propagation delay                                                                                                                                                                                                                |
| O d. None                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                            |
| Question 34                                                                                                                                                                                                                                |
| Complete                                                                                                                                                                                                                                   |
| Mark 1.00 out of 1.00                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                            |
| A booth's multiplier circuit needs to inspect at most how many LSB bits to determine whether to add the multiplier, subtract the multiplier or leave the partial result unchanged during any step in the sequence of multiplication steps? |
| a. 3 bits                                                                                                                                                                                                                                  |
| O b. 2 bits                                                                                                                                                                                                                                |
| ⊚ c. 1 bit                                                                                                                                                                                                                                 |
| <ul> <li>d. None of the mentioned</li> </ul>                                                                                                                                                                                               |
|                                                                                                                                                                                                                                            |

Question **35**Complete

Mark 1.00 out of 1.00

Following figure shows the implementation of full adders in a 16-bit ripple carry adder realized using 16 identical full adders. The propagation delay of the XOR, AND and OR gates are 20 ns, 15 ns and 10 ns respectively. The worst case delay (ns) of this 16 bit adder will be?



- a. 396
- o b. 394
- Oc. 393
- od. 395

## → Assignment 6\_01-04-2022

Jump to...